www.barcelona-zettascale-lab.es

## 

## BARCELONA ZETTASCALE LAB

The BZL project focuses on the creation of high-performance multicore chip designs using the RISC-V infrastructure. This includes the integration of a RISC-V processor, a VPU accelerator, and an HPC cache hierarchy. There is close collaboration with Intel for the manufacturing of these designs. The hardware

team, composed of more than 70 engineers, is divided into groups focused on simulation, RTL, verification, FPGA, physical design, and manufacturing.



## Development of High-Tech Prototypes:

The project focuses on developing chip prototypes based on the RISC-V architecture, designed to be integrated into future European supercomputers.





## Collaboration with Strategic Partners:

We are working together with leading companies and partners in the field, both international and European, under initiatives like Digital Autonomy with RISC-V in Europe (DARE) the European Processor Initiative (EPI).





Creation of a Compatible Software Ecosystem: Alongside the hardware, a software ecosystem is being developed to ensure compatibility and maximize the performance of the new processors.

Promotion of sustainability and energy efficiency: The lab will focus on sustainability by looking for solutions to promote energy efficiency and circular economy. Advancing European Technological Sovereignty: Our primary goal is to reduce Europe's dependence on foreign hardware technologies, strengthening its capacity to produce critical technology internally.

This initiative is part of a broader strategy, including the "PERTE Chip" aimed at positioning Spain as a leader in the design and manufacture of advanced microprocessors and alternative architectures.





Financiado por la Unión Europea NextGenerationEU

GOBIERNO DE ESPAÑA Y DE

MINISTERIO PARA LA TRANSFORMACIÓN DIGITAL Y DE LA FUNCIÓN PÚBLICA SECRETARÍA DE ESTADO DE DIGITALIZACIÓN E INTELIGENCIA ARTIFICIAL



Plan de
Recuperación,
Transformación
y Resiliencia

BSC BSC Cente Centro

Barcelona Supercomputing Center Centro Nacional de Supercomputación This project is co-funded by the Ministry for Digital Transformation and the Civil Service within the framework of the Recovery and Resilience Fund - and the European Union -NextGenerationEU.

The views and opinions expressed are solely those of the author(s) and do not necessarily reflect those of the European Union. Neither the European Union nor the European Commission can be held responsible for them.